| Title | Output properties of C_<60> field-effect transistor device with Eu source/drain electrodes | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Author(s) | Ochi, Kenji; Nagano, Takayuki; Ohta, Toshio;<br>Nouchi, Ryo; Kubozono, Yoshihiro; Matsuoka,<br>Yukitaka; Shikoh, Eiji; Fujiwara, Akihiko | | Citation | Applied Physics Letters, 89(8): 083511-1-083511-3 | | Issue Date | 2006-08-23 | | Туре | Journal Article | | Text version | publisher | | URL | http://hdl.handle.net/10119/4509 | | Rights | Copyright 2006 American Institute of Physics. This article may be downloaded for personal use only. Any other use requires prior permission of the author and the American Institute of Physics. The following article appeared in K. Ochi, T. Nagano, T. Ohta, , R. Nouchi, Y. Kubozono, Y. Matsuoka, E. Shikoh, A. Fujiwara, Applied Physics Letters, 89(8), 083511 (2006) and may be found at http://link.aip.org/link/?APPLAB/89/083511/1 | | Description | | ## Output properties of C<sub>60</sub> field-effect transistor device with Eu source/drain electrodes Kenji Ochi, Takayuki Nagano, Toshio Ohta, Ryo Nouchi, and Yoshihiro Kubozono<sup>a)</sup> Department of Chemistry, Okayama University, Okayama 700-8530, Japan and CREST, Japan Science and Technology Agency, Kawaguchi 322-0012, Japan Yukitaka Matsuoka, Eiji Shikoh, and Akihiko Fujiwara Japan Institute of Science and Technology, Ishikawa 923-1292, Japan and CREST, Japan Science and Technology Agency, Kawaguchi 322-0012, Japan (Received 31 March 2006; accepted 30 June 2006; published online 23 August 2006) Field-effect transistor (FET) device with thin films of $C_{60}$ has been fabricated with Eu electrodes exhibiting small work function. The $C_{60}$ FET device shows n-channel FET properties with high field-effect mobility, $0.50~{\rm cm^2~V^{-1}~s^{-1}}$ . Furthermore, nonvanishing drain current, i.e., normally on, is observed in this FET device. This originates from small energy barrier for electron from Eu source electrode to lowest unoccupied molecular orbital of $C_{60}$ . © 2006 American Institute of Physics. [DOI: 10.1063/1.2337990] Field-effect transistor (FET) devices with thin films of organic molecules have attracted special attention because of structural flexibility, low-temperature/low-cost processing, and large-area coverage. $^{1,2}$ The highest field-effect mobility $\mu$ value is $1.5~\rm cm^2~V^{-1}~s^{-1}$ for the pentacene thin-film FET among FETs with organic thin films, and this device showed p-channel normally off properties. $^3$ On the other hand, the $\rm C_{60}$ and N,N'-dialkyl-3,4,9,10-perylene tetracalboxylic dimide derivative thin-film FET devices showed n-channel normally off FET properties with the high $\mu$ values of 0.56–0.65 and 0.6 cm $^2$ V $^{-1}$ s $^{-1}$ , respectively. $^{4-6}$ Very high $\mu$ values of 1–20 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> were reported for the FET devices with single crystals of rubrene and pentacene. Furthermore, p-channel, n-channel, and ambipolar FET devices with single crystals of rubrene and dibenzothiatetrathiafulvalene-tetracyanoquinodimethane were successfully fabricated by tuning the Fermi level of electrodes. Thus, recent progress of organic single crystal FETs is dramatic and rapid. Nevertheless, it is indispensable to develop the thin-film FETs exhibiting excellent performance for practical applications of organic FETs. Especially, n-channel FET devices exhibiting high $\mu$ values are required for design of complementary metal oxide semiconductor logic gate circuits because of the worse output properties for n-channel thin-film FETs than those for p-channel FETs. Recently, n-channel FET properties in the pentacene thin-film FET device were observed by using Ca metal for source/drain electrodes in the device; the $\mu$ value was quite low $(2.7 \times 10^{-5} \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1})$ . No energy barrier for electron exists from Ca electrodes (Fermi energy $^{14}$ $E_F$ = $-\phi$ =-2.87 eV) to the lowest unoccupied molecular orbital (LUMO) of pentacene (energy level of LUMO, $E_{\text{LUMO}}$ =-3.2 eV). This is probably the origin for the n-channel operation of the pentacene FET. Furthermore, the p-channel operation was realized in the $C_{60}$ thin-film FET by modifying Au electrodes with self-assembly monolayers. These results show that the FET operation in the thin-film FET devices can also be controlled by using metal electrodes with various $\phi$ , as in the single crystals FET. The pentacene is the pentacene form. The $C_{60}$ molecule and the top-contact-type device structure are shown in Fig. 1(a); this device structure is adopted for Eu, while the bottom-contact-type device structure (not shown) is adopted for Cu and Pt. Commercially available $C_{60}$ (99.98%) and $SiO_2/Si(100)$ wafer were used for the formation of the active layers (thickness of 70-150 nm) and for a substrate, respectively. The $SiO_2$ surface was treated with hexamethyldisilazane. During thermal deposition of $C_{60}$ under $10^{-8}$ Torr, the temperature of the substrate was maintained at room temperature. Thickness of $SiO_2$ layers was 400 nm, and the capacitance per unit area, $C_0$ , was determined by LCR meter to be $7.3 \times 10^{-9} - 8.2 \times 10^{-9}$ F cm<sup>-2</sup>. The metal electrodes of 30-50 nm thickness were attached as source/drain electrodes. The channel length L and the FIG. 1. (a) Molecular structure of $C_{60}$ and device structure of $C_{60}$ thin-film FET. (b) Energy diagram of metals and LUMO and HOMO of $C_{60}$ . have studied the output properties of $C_{60}$ thin-film FET devices fabricated with metal electrodes exhibiting the $\phi$ value of 2.5–5.65 eV. The $C_{60}$ FET device with Eu source/drain electrodes $^{14}$ ( $\phi$ =2.5 eV) showed the $\mu$ value of 0.50 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. a) Electronic mail: kubozono@cc.okayama-u.ac.jp FIG. 2. (a) $I_{\rm D}$ - $V_{\rm DS}$ plots and (b) $I_{\rm D}$ - $V_{\rm G}$ plot for ${\rm C_{60}}$ FET device with Eu electrodes measured at 294 K just after annealing the device. (c) $I_{\rm D}$ - $V_{\rm DS}$ plots and (d) $I_{\rm D}$ - $V_{\rm G}$ plot for ${\rm C_{60}}$ FET devices with Eu electrodes measured at 294 K after keeping the device at 294 K for 12 h. channel width W of these devices were 50 and 4800 $\mu$ m for Eu, respectively, and 30 and 2700 $\mu$ m for Cu and Pt. The characteristics of the FET devices were measured in n-channel measurement mode [Fig. 1(a)] under vacuum of $10^{-7}$ Torr (Eu) or $10^{-6}$ Torr (Cu and Pt). The plots of the drain current $I_D$ versus the drain-source voltage $V_{\rm DS}$ in the C<sub>60</sub> FET device with Eu source/drain electrodes show n-channel normally on properties [Fig. 2(a)]; the ${\rm C_{60}}$ FET with Au source/drain electrodes showed *n*-channel normally off properties. <sup>4,16–18</sup> The $E_F$ for metals and the energy levels for LUMO and highest occupied molecular orbital (HOMO) ( $E_{\text{LUMO}}$ and $E_{\text{HOMO}}$ ) are shown in Fig. 1(b); the $E_F$ values of metals, $E_{\text{LUMO}}$ , and $E_{\text{HOMO}}$ are taken from Refs. 8, 19, and 20. As the $E_F$ of Eu is higher than $E_{\text{LUMO}}$ , no energy barrier, i.e., Ohmic contact, for electron can be expected between Eu electrode and LUMO. Actually, the interface dipole is known to be induced between metal electrodes and organic layers.<sup>21</sup> In this case, the dipole shifts the vacuum level by the shift value $\Delta$ . The $\Delta$ value for Eu may be positive since the $\Delta$ generally goes towards positive from negative with decreasing $\phi$ . The positive $\Delta$ may break Ohmic contact between the Eu electrodes and C<sub>60</sub> thin films because the $E_F$ of Eu metal lowers by the $\Delta$ . However, as the maximum $\Delta$ is at most $\sim$ 1 eV, the $E_F$ of Eu will become $\sim$ -3.5 eV (=-2.5- $\Delta$ ) even if $\Delta$ =1 eV. Namely, the energy barrier between the Eu and C<sub>60</sub> should be small even if the Schottky barrier is formed between Eu and LUMO level $(E_{\text{LUMO}} = -3.6 \text{ eV})$ of C<sub>60</sub>. Consequently, nonvanishing $I_{\text{D}}$ observed at gate voltage $V_G$ of 0 V may be explained by no or small Schottky barrier when the C<sub>60</sub> thin films contact to the Eu electrode. The $\mu$ and threshold voltage $V_T$ were determined to be 0.50 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and 34 V, respectively, from the $I_D$ - $V_G$ plot [Fig. 2(b)] at $V_{DS}$ =10 V (linear region). The $\mu$ value is comparable to that, 0.56–0.65 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, reported previously for the $C_{60}$ FET device with Au electrodes. The $\mu$ value of 0.56 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> was observed for the FET device tested under $10^{-9}$ Torr without exposure to air after formation of $C_{60}$ thin films, while the $\mu$ of 0.65 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> was observed for the device tested under $N_2$ atmosphere ( $O_2$ , $H_2O$ <0.1 ppm) without exposure to air. The FET device with Eu electrodes fabricated in this study was exposed to air after formation of thin films of $C_{60}$ and annealed at 363 K for 4 h under vacuum of $10^{-7}$ Torr before formation of source/drain elec- FIG. 3. (a) Circuit model for the FET device. $I_{\rm D}\text{-}V_{\rm DS}$ plots for $C_{60}$ FET devices with (b) Cu and (c) Pt electrodes measured at 294 K. trodes. Here it should be noted that the $\mu$ values observed for the $C_{60}$ FET devices with Au electrodes after exposure to air could never get over $0.3~{\rm cm^2~V^{-1}~s^{-1}}$ even when annealing them for $\sim 12~{\rm h}$ at $363-393~{\rm K}$ under vacuum of $10^{-6}-10^{-8}$ Torr, since deep trap states are formed in the channel region by adsorbed $O_2$ , and the transport of electrons are suppressed. Therefore, the $\mu$ value of $0.50~{\rm cm^2~V^{-1}~s^{-1}}$ for the $C_{60}$ FET device exposed once to air can be closely related to the high injection efficiency of electrons from source electrode to LUMO achieved using Eu electrodes. Here it is significant to say that the $\mu$ values are not independent of injected carrier concentration. As seen from Fig. 3(a), the total resistivity $\rho_t$ of the C<sub>60</sub> FET device can be expressed with the resistivity $\rho_{\rm ch}$ of C<sub>60</sub> thin films and the resistivity $\rho_c$ between source/drain electrodes and C<sub>60</sub> thin films as follows: $$\rho_t = \rho_{\rm ch} + \rho_c = 1/en\mu_{\rm ch} + \rho_c = 1/en\mu.$$ (1) Here, e and n refer to the charge and carrier concentration. The $\rho_{\rm ch}$ corresponds to the intrinsic mobility of thin films of $C_{60}$ . The $\rho_c$ (= $\rho_s$ + $\rho_d$ ) can be associated with the Schottky barrier between the electrodes and thin films; $\rho_s$ and $\rho_d$ correspond to resistivity between source electrode and $C_{60}$ thin films and resistivity between drain electrode and $C_{60}$ thin films, respectively. As seen from Eq. (1), the $\mu$ value increases with a decrease in $\rho_c$ , showing that the $\mu$ value reflects strongly the injection efficiency from electrodes to $C_{60}$ thin films. Such an increase in $\mu$ value linked with injection efficiency is also found in the perylene FET device. Furthermore, it should be noted that the $V_T$ is positive despite of nonvanishing $I_D$ at $V_G$ =0 V. Generally, nonvanishing $I_D$ produces negative $V_T$ for n-channel operation. As seen from Fig. 2(b), the $I_D$ is constant at $\sim$ 40 $\mu$ A below $V_G$ of 40 V. This result implies that the $I_D$ of 40 $\mu$ A does not correspond to channel current but bulk current which flows Downloaded 10 Jun 2008 to 150.65.7.70. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp through the whole region of thin films. Namely, this device shows apparent normally on FET properties produced by high bulk current, and the bulk current originates from no or small energy barrier from source electrode to LUMO. The $I_{\rm D}$ vs $V_{\rm DS}$ plots measured after keeping the device at 294 K for 12 h under vacuum of $10^{-8}$ Torr is shown in Fig. 2(c). The $I_{\rm D}$ decreases by one order of magnitude, and the $\mu$ value was determined from the $I_{\rm D}$ - $V_{\rm G}$ plots (linear region) shown in Fig. 2(d) to be $7.9\times10^{-2}$ cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> whose value is 1/6 of the $\mu$ value, 0.50 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, measured at 294 K just after annealing. The reduction of $\mu$ may be due to the oxidation of Eu electrodes. However, as the Eu electrode is top contacted to $C_{60}$ thin films, further study is required to clarify whether the interface between the Eu electrodes and $C_{60}$ thin films is influenced by small amounts of $O_2$ . The $I_D$ - $V_{DS}$ plots for the C<sub>60</sub> FET devices with Cu and Pt are shown in Figs. 3(b) and 3(c), respectively. These plots show *n*-channel normally off FET properties. As seen from Fig. 1(b), the energy barrier exists for electron between source electrode and LUMO level. This should lead to vanishing $I_D$ at $V_G$ of 0 V since carriers cannot be injected because of the impediment by the Schottky barrier. The $\mu$ values for the C<sub>60</sub> FETs with Cu and Pt were determined from the $I_{\rm D}^{1/2}$ - $V_{\rm G}$ plots (saturation region) to be $2.3 \times 10^{-4}$ and $2.4 \times 10^{-2}$ cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, respectively. The values for the C<sub>60</sub> FETs with Cu and Pt electrodes are smaller by one to three orders of magnitude than that of the C<sub>60</sub> FET device with Eu. The device structure is different between C<sub>60</sub> FETs with Eu and Cu/Pt. Though it is reported that the interface structure drastically changes between the pentacene thin films on metal electrodes and metal electrodes on pentacene thin films, $^{24}$ the difference in output properties for the $C_{60}$ FETs with Eu and Cu/Pt can be reasonably explained only by considering the difference in energy barrier between source electrode and $C_{60}$ thin films. The $I_{\rm D}$ for the C<sub>60</sub> FET with Cu electrodes [Fig. 3(b)] is lower than that with Pt [Fig. 3(c)] regardless of the smaller energy barrier between Cu and LUMO of C<sub>60</sub> than that between Pt and LUMO. Furthermore, the $I_{\rm D}$ - $V_{\rm DS}$ plots for the C<sub>60</sub> FET with Cu electrodes show nonlinear behavior at low $V_{\rm DS}$ , suggesting the existence of large Schottky barrier. These results present the possibility that the factors such as charge transfer and $d-\pi$ interaction between metal and C<sub>60</sub> considerably change the net $\phi$ values of Cu and Pt metals. In conclusion, the high $\mu$ value of 0.50 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> has been obtained in the C<sub>60</sub> FET device with Eu electrodes. The $\mu$ value is comparable to the best record obtained for the C<sub>60</sub> FET device with Au electrodes fabricated without exposure to air.<sup>4,6</sup> The $I_{\rm D}$ - $V_{\rm DS}$ plots for the C<sub>60</sub> FET device with Eu electrodes show n-channel normally on property. These re- sults are realized by high injection efficiency in electrons produced by no or small energy barrier for electron from source electrode to LUMO of $C_{60}$ . The authors extend their appreciation to Y. Iwasa of Institute for Materials Research, Tohoku University for his valuable suggestion. This work is partly supported by a Grant-in-Aid (18340104) from MEXT, Japan. - <sup>1</sup>C. D. Dimitrakopoulos and D. J. Mascaro, IBM J. Res. Dev. **45**, 11 (2001). - <sup>2</sup>C. D. Dimitrakopoulos and P. R. L. Malenfant, Adv. Mater. (Weinheim, Ger.) **14**, 99 (2002). - <sup>3</sup>Y.-Y. Lin, D. J. Gundlach, S. F. Nelson, and T. N. Jackson, IEEE Electron Device Lett. **18**, 606 (1997). - <sup>4</sup>S. Kobayashi, T. Takenobu, S. Mori, A. Fujiwara, and Y. Iwasa, Appl. Phys. Lett. **82**, 4581 (2003). - <sup>5</sup>P. R. L. Malenfant, C. D. Dimitrakopoulos, J. D. Gelorme, L. L. Kosbar, T. O. Graham, A. Curioni, and W. Andreoni, Appl. Phys. Lett. **80**, 2517 (2002). - <sup>6</sup>J. N. Haddock, X. Zhang, B. Domercq, and B. Kippelen, Org. Electron. **6**, 182 (2005). - <sup>7</sup>V. Podzorov, V. M. Pudalov, and M. E. Gershenson, Appl. Phys. Lett. 82, 1739 (2003). - <sup>8</sup>C. Goldmann, S. Haas, C. Krellner, K. P. Pernstich, D. J. Gundlach, and B. Batllog, J. Appl. Phys. **96**, 2080 (2004). - <sup>9</sup>V. Podzolov, E. Menard, A. Borissov, A. Kiryukhin, J. A. Rogers, and M. E. Gershenson, Phys. Rev. Lett. **93**, 086602 (2004). - <sup>10</sup>E. Menard, V. Podzorov, S.-H. Hur, A. Gaur, M. E. Gershenson, and J. A. Rogers, Adv. Mater. (Weinheim, Ger.) 16, 2097 (2004). - <sup>11</sup>T. Takahashi, T. Takenobu, J. Tkeya, and Y. Iwasa, Appl. Phys. Lett. 88, 033505 (2006). - <sup>12</sup>Y. Takahashi, T. Hasegawa, Y. Abe, Y. Tokura, and G. Saito, Appl. Phys. Lett. **88**, 073504 (2006). - <sup>13</sup>T. Yasuda, T. Goto, K. Fujita, and T. Tsutsui, Appl. Phys. Lett. **85**, 2098 (2004) - <sup>14</sup>H. B. Michaelson, J. Appl. Phys. **48**, 4729 (1977). - <sup>15</sup>T. Nishikawa, S. Kobayashi, T. Nakanowatari, T. Mitani, T. Shimoda, Y. Kubozono, G. Yamamoto, H. Ishii, M. Niwano, and Y. Iwasa, J. Appl. Phys. **97**, 104509 (2005). - <sup>16</sup>R. C. Haddon, A. S. Perel, R. C. Morris, T. T. M. Palstra, A. F. Hebard, and R. M. Fleming, Appl. Phys. Lett. 67, 121 (1995). - <sup>17</sup>K. Horiuchi, K. Nakada, S. Uchino, S. Hashii, A. Hashimoto, N. Aoki, Y. Ochiai, and M. Shimizu, Appl. Phys. Lett. 81, 1911 (2002). - <sup>18</sup>T. Kanbara, K. Shibata, S. Fujiki, Y. Kubozono, S. Kashino, T. Urisu, M. Sakai, A. Fujiwara, R. Kumashiro, and K. Tanigaki, Chem. Phys. Lett. 379, 223 (2003). - <sup>19</sup>N. Sato, Y. Saito, and H. Shinohara, Chem. Phys. **162**, 433 (1992). - <sup>20</sup>N. Hayashi, H. Ishii, Y. Ouchi, and K. Seki, J. Appl. Phys. **92**, 3784 (2002) - <sup>21</sup>H. Ishii, N. Hayashi, E. Ito, Y. Washizu, K. Sugi, Y. Kimura, M. Niwano, Y. Ouchi, and K. Seki, Phys. Status Solidi A 201, 1075 (2004). - <sup>22</sup>S. M. Sze, Semiconductor Devices, Physics and Technology (Wiley, New York, 2002), p. 224. - <sup>23</sup>T. Ohta, T. Nagano, K. Ochi, Y. Kubozono, E. Shikoh, and A. Fujiwara, Appl. Phys. Lett. **89**, 053508 (2006). - <sup>24</sup>N. J. Watkins, L. Yan, and Y. Gao, Appl. Phys. Lett. **80**, 4384 (2002).