| Title | Extremely low surface recombination velocities on crystalline silicon wafers realized by catalytic chemical vapor deposited SiNx/a-Si stacked passivation layers | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Author(s) | Koyama, Koichi; Ohdaira, Keisuke; Matsumura,<br>Hideki | | Citation | Applied Physics Letters, 97(8): 082108-1-082108-3 | | Issue Date | 2010-08-26 | | Туре | Journal Article | | Text version | publisher | | URL | http://hdl.handle.net/10119/9884 | | Rights | Copyright 2010 American Institute of Physics. This article may be downloaded for personal use only. Any other use requires prior permission of the author and the American Institute of Physics. The following article appeared in Koichi Koyama, Keisuke Ohdaira, and Hideki Matsumura, Applied Physics Letters, 97(8), 082108 (2010) and may be found at http://link.aip.org/link/doi/10.1063/1.3483853 | | Description | | ## Extremely low surface recombination velocities on crystalline silicon wafers realized by catalytic chemical vapor deposited SiN<sub>x</sub>/a-Si stacked passivation layers Koichi Koyama, <sup>a)</sup> Keisuke Ohdaira, and Hideki Matsumura Japan Advanced Institute of Science and Technology (JAIST), 1-1 Asahidai, Nomi, Ishikawa 923-1292, Japan (Received 16 April 2010; accepted 9 August 2010; published online 26 August 2010) Catalytic chemical vapor deposition (Cat-CVD), also called hot-wire CVD, yields silicon-nitride/amorphous-silicon (SiN $_{\rm x}$ /a-Si) stacked layers with remarkably low surface recombination velocities (SRVs) of lower than 1.5 cm/s for n-type crystalline Si (c-Si) wafers, and lower than 9.0 cm/s for p-type wafers. The temperature throughout the formation of stacked layers is lower than 250 °C. The usage of a-Si films significantly enhances the effective carrier lifetime of c-Si wafers, and SiN $_{\rm x}$ films are also essential for reducing SRVs to such low levels. © 2010 American Institute of Physics. [doi:10.1063/1.3483853] Crystalline silicon (c-Si) solar cells require high-quality surface passivation for high conversion efficiency. Sufficient surface passivation is especially necessary for highefficiency point-contact or back-contact solar cells demanding long-distance diffusion of photogenerated carriers in lateral directions. It is well known that the surface recombination velocity (SRV) of excess carriers can be lowered to the order of cm/s when c-Si surfaces are passivated by thermally-grown silicon-dioxide (SiO<sub>2</sub>) films. In particular, a stacked structure consisting of thermally-grown SiO<sub>2</sub> film and plasma-enhanced chemical-vapor-deposited (PECVD) silicon-nitride (SiN<sub>x</sub>) film shows excellent passivation ability, with SRVs lower than 2.4 cm/s for a 2.5 $\Omega$ cm n-type Czochralski Si wafer. Kerr et al. have achieved SRVs of lower than 2.4 and 11.8 cm/s on n- and p-type floating-zone (FZ) c-Si wafers, respectively, by "Alneal," which is annealing at about 400 °C after evaporation of aluminum film on a thermally grown SiO<sub>2</sub> film. However, such remarkable SiO<sub>2</sub> passivation requires processes at temperatures higher than 900 °C. On the other hand, low temperature (<400 °C) passivation techniques are important to prevent the degradation of bulk quality and decrease processing time. Low temperature surface passivation with an SRV of lower than 2 cm/s has been demonstrated by using aluminum-oxide (Al<sub>2</sub>O<sub>3</sub>) films formed by plasma-assisted atomic layer deposition (ALD) at 200 °C, followed by post-deposition annealing at 425 °C. SiN<sub>x</sub>/intrinsic amorphous-silicon (a-Si) stacked layers formed at 50 °C by remote PECVD (RPECVD) yield an SRV of lower than 11 cm/s.4 In the present work, we demonstrate improved passivation quality using $\mathrm{SiN_x/a}$ -Si stacked layers formed by catalytic chemical vapor deposition (Cat-CVD), often referred to as hot-Wire CVD, which is also a method of forming passivating films at low temperatures. The advantage of Cat-CVD is the absence of damage to Si surfaces from energetic charged species. We particularly investigate the impact of a-Si film thickness and deposition temperatures on passivation. We used 290 $\mu \mathrm{m}$ thick phosphorus-doped n-type (100) FZ-Si wafers with a resistivity of 2.5 $\Omega$ cm, and 280 $\mu \mathrm{m}$ thick boron-doped p-type (100) FZ-Si wafers with a resistiv- Figure 1 shows the $\tau_{\rm eff}$ of Si substrates passivated by ${\rm SiN_x/a}$ -Si stacked layers as a function of a-Si film thickness. The $\tau_{\rm eff}$ of wafers passivated only by ${\rm SiN_x}$ films is 210 $\mu {\rm s}$ ity of 2.0 $\Omega$ cm. Wafers with mirror-polished surfaces on both sides were used in order to eliminate the effects of surface roughness. All wafers were wet cleaned using 5% diluted hydrofluoric acid to remove native oxide, and then immediately transferred to a load-lock chamber. Two chambers were used for intrinsic a-Si and SiN<sub>x</sub> deposition, and wafers were transferred from one chamber to the other via the load-lock chamber. The base pressure in each deposition chamber was below 10<sup>-5</sup> Pa. a-Si films were deposited on c-Si wafers. The gas pressure during deposition was 0.55 Pa, substrate-catalyzer distance (D<sub>cs</sub>) 12 cm, silane flow rate 10 SCCM (SCCM denotes cubic centimeter per minute at STP), and the temperature of the tungsten wire used as catalyzer 1800 °C. The thickness of a-Si films (as estimated by an ellipsometer with a helium-neon laser of 632.8 nm wavelength) was controlled in a range up to 50 nm. The deposition rate of a-Si films was around 0.5 nm/s. Substrate temperatures during a-Si deposition were set to either 90 or 150 °C. The thickness of SiN<sub>x</sub> was fixed at 100 nm for all experiments presented here. The gas pressure during deposition of SiN<sub>x</sub> films was kept at 10 Pa, D<sub>cs</sub> 8 cm, the substrate temperature at 250 °C, and the catalyzer temperature at 1800 °C. The flow rates of silane and ammonia gases to deposit SiN<sub>x</sub> films were 8.5 and 200 sccm, respectively. The refractive index of SiN<sub>x</sub> films was 2.00, (measured by spectroscopic ellipsometry). The deposition rate of SiN<sub>x</sub> films was 34 nm/min. The effective carrier lifetimes ( $\tau_{\rm effs}$ ) of wafers coated with both SiN<sub>x</sub>/a-Si stacked layers and a SiN<sub>x</sub> single layer were measured for comparison. The $au_{ m eff}$ of passivated Si wafers was characterized at room temperature by a microwave-detection photoconductivity decay ( $\mu$ -PCD) method, using KOBELCO LTA-1510EP. The excess carriers were generated by a laser pulse whose wavelength was 904 nm and photon density was $5 \times 10^{13}$ /cm<sup>2</sup>. The $\tau_{\rm eff}$ is determined by the exponential decay of excess carrier concentra- <sup>&</sup>lt;sup>a)</sup>Electronic mail: k-koyama@jaist.ac.jp. FIG. 1. (Color online) $\tau_{\rm eff}$ of Si substrates passivated by a-Si/SiN<sub>x</sub> stacked layers as a function of a-Si film thickness. for n-type Si and 57 $\mu$ s for p-type Si. The $\tau_{\rm eff}$ tends to increase with the insertion of more a-Si layers. It also increases as the thickness of an a-Si layer increases up to 10 nm, and it reaches maximum values of 9.7 ms for n-type Si and 1.6 ms for p-type Si, suggesting that the inserted Cat-CVD a-Si layers contribute to improved passivating ability. Epitaxial grown c-Si formed during a-Si deposition is known to degrade a-Si/c-Si interface quality. In this study, however, the passivation quality does not appear to change in the range of 90–150 °C. This implies that a-Si layers are not grown epitaxially in this temperature range. Figure 1 clearly shows that $\tau_{\rm eff}$ is likely to increase from 210 $\mu s$ to 9.7 ms as a-Si thickness increases from 0 to 10 nm for n-type wafer. The lower $\tau_{\rm eff}$ for a-Si thicknesses less than 10 nm might be due to incomplete a-Si coverage of c-Si surfaces, since some parts of a thin a-Si layer might be etched by hydrogen atoms during successive SiN<sub>x</sub> deposition. According to our observations using transmission electron microscope, even c-Si surface is partially etched to a depth of a few nm by initial stage of SiN<sub>x</sub> deposition. The surface coverage would be improved by the increase in thickness of the a-Si layer, resulting in the saturation of $\tau_{\rm eff}$ . The exact reason for the necessity of a-Si insertion itself is not clear at the moment. However, it is known that direct contact between SiN<sub>x</sub> and c-Si makes P-center, which is a defect center caused by nitrogen dangling bonds in Si network.8 The insertion of a-Si might prevent the generation of such defect centers at the interface. Figure 2 shows the $\tau_{\rm eff}$ of n- and p-type c-Si wafers passivated only by 10-nm-thick a-Si layers and by ${\rm SiN_x/a\text{-}Si}$ stacked layers. We also measured the $\tau_{\rm eff}$ of samples in which an annealing process at 250 °C was inserted for 24 min between a-Si and ${\rm SiN_x}$ deposition. The wafers passivated with a-Si layers without annealing indicate $\tau_{\rm eff}$ of below 50 $\mu$ s, but the $\tau_{\rm eff}$ improves up to about 400 $\mu$ s after annealing at 250 °C. In the case of n-type, further dramatic improvement is realized after the deposition of ${\rm SiN_x}$ films, resulting in $\tau_{\rm eff}$ of as high as 9 ms or more. The same tendency is also confirmed in the case of p-type wafers. These facts indicate that the effect of annealing at 250 °C during ${\rm SiN_x}$ deposition alone cannot fully explain the realization of such a high $\tau_{\rm eff}$ , and the existence of ${\rm SiN_x}$ films is essential. The contribution of SiN<sub>x</sub> films to improvement in FIG. 2. (Color online) $\tau_{\rm eff}$ 's of n- and p-type c-Si wafers passivated by a-Si films with and without annealing at 250 °C, and of a-Si and SiN<sub>x</sub> stacked film. The corresponding process flow diagrams are also shown. lowering SRVs might be the suppression of recombination on a-Si surfaces. Although small potential barriers for minority carriers exist at a-Si/c-Si interfaces, some minority carriers could reach the a-Si surfaces by tunneling or passing over potential barriers, and recombine at the a-Si surface. SiN<sub>x</sub> has high potential barriers, higher than those of a-Si. SiN<sub>x</sub> films might significantly passivate the surfaces of a-Si films, resulting in improved $\tau_{\rm eff}$ . However, without a-Si, there are many dangling bonds or P-centers at the SiN<sub>x</sub>/c-Si interface, as mentioned above. Thus, the insertion of the a-Si layer and successive SiN<sub>x</sub> deposition are both very important in reducing dangling bonds and reducing SRVs. One may think of the effect of the fixed charge in $SiN_x$ as an explanation for the improvement of $\tau_{eff}$ . However, as mentioned above, deposition of $SiN_x$ films is effective in improving $\tau_{eff}$ for both n- and p-type c-Si wafers. Simple explanation of the phenomena as being due to the fixed charge in $SiN_x$ does not appear acceptable. Passivation effect of $SiN_x$ films on a-Si surfaces still seems to be an attractive explanation in this case. According to the relation $\tau_{\text{eff}}^{-1} = \tau_{\text{bulk}}^{-1} + 2S/W$ , where $\tau_{\text{bulk}}$ , W, and S represent bulk carrier lifetime, wafer thickness, and SRV respectively, the maximum SRV $(S_{max})$ can be expressed as $S_{\text{max}} = W/2\tau_{\text{eff}}$ assuming $\tau_{\text{bulk}} = \infty$ . The obtained $\tau_{\rm eff}$ of 9 ms or more, therefore, corresponds to $S_{\rm max}$ of 1.5 cm/s, which is much lower than the reported SRV of 11 cm/s for c-Si wafers passivated with similar SiN<sub>x</sub>/a-Si stacked films deposited by RPECVD.<sup>3</sup> RPECVD (with separation of deposition area from glow-discharge region), can considerably suppress plasma damage on substrates and deposited films, compared with the conventional PECVD. However, the generation of charged species could not be completely suppressed, and the charged species might have negative effects on interface quality. However, in principle, such charged particles are not formed in Cat-CVD, which leads to further improvement in SRVs. For c-Si wafers suitable for use in solar cells, with resistivity less than 10 $\Omega$ cm, passivation using an Al<sub>2</sub>O<sub>3</sub> film prepared by plasma-assisted ALD has been the only method to obtain $\tau_{\rm eff}$ equivalent to that realized by Cat-CVD ${ m SiN_x/a}$ -Si stacked passivation.<sup>3</sup> However, according to the report,<sup>3</sup> the ALD requires temperature over 400 °C, and generally, has much lower deposition rate than Cat-CVD. To our knowledge, RPECVD has shown worse passivation results than Cat-CVD. This might be due to the fact that Cat-CVD does not cause plasma damage. Actually, it is known that Cat-CVD a-Si thin-film transistors (TFTs) show better performance than those of PECVD a-Si TFT, and characteristics of Cat-CVD a-Si TFTs are easily degraded by exposure to weak plasma.<sup>10</sup> In summary, we have demonstrated the superiority of the passivation ability of Cat-CVD $\mathrm{SiN_x/a}\text{-}\mathrm{Si}$ stacked films. An SRV of c-Si wafers of as low as 1.5 cm/s can be realized by using the stacked films formed by Cat-CVD. Such a low SRV appears to be one of the best results ever reported for processing temperatures lower than 250 °C and for c-Si wafers with resistivity less than 10 $\Omega$ cm, which are suitable for solar cell fabrication. The authors acknowledge Professor M. A. Mooradian at JAIST for improvement of English. - <sup>1</sup>Y. Larionova, V. Mertens, N. Harder, and R. Brendel, Appl. Phys. Lett. **96**, 032105 (2010). - <sup>2</sup>M. J. Kerr and A. Cuevas, Semicond. Sci. Technol. 17, 35 (2002). - <sup>3</sup>B. Hoex, J. Schmidt, P. Pohl, M. C. M. van de Sanden, and W. M. M. Kessels, J. Appl. Phys. **104**, 044903 (2008). - <sup>4</sup>A. Focsa, A. Slaoui, H. Charifi, J. P. Stoquert, and S. Roques, Mater. Sci. Eng., B 159–160, 242 (2009). - <sup>5</sup>H. Matsumura, J. Appl. Phys. **65**, 4396 (1989). - <sup>6</sup>J. J. H. Gielis, B. Hoex, P. J. van den Oever, M. C. M. van de Sanden, and W. M. M. Kessels, Thin Solid Films 517, 3456 (2009). - <sup>7</sup>H. Jin, K. J. Weber, C. Zhang, and Y. Ren, Proceedings of the 24th European Solar Energy Conference, Hamburg, Germany, 2009, p. 72. - <sup>8</sup>P. Aubert, F. Delmotte, M. C. Hugon, B. Agius, J. L. Cantin, and H. J. Von Bardeleben, Proceedings of the Electrochemical Society, 1998, Vol. 97–30, pp. 283–291. - <sup>9</sup>Y. Yamamoto, Y. Uraoka, and T. Fuyuki, Jpn. J. Appl. Phys., Part 1 **42**, 5135 (2003). - <sup>10</sup>H. Matsumura, K. Ohdaira, and S. Nishizaki, Phys. Status Solidi C 7, 3 (2010).